## Contents | 1 | Between the Transistor and the High-Level Language | | | | |-----|----------------------------------------------------|------------------------------------------|-----|--| | | 1.1 | Prior Perceptions | 1 | | | | 1.2 | A Spectrum of Digital Languages | 3 | | | | 1.3 | Control Flow | 6 | | | | 1.4 | Terms and Roles | 8 | | | | 1.5 | Some Digital History | 9 | | | 2 | Во | olean Algebra and Digital Logic | 11 | | | | 2.1 | Computer Logic Circuits | 11 | | | | 2.2 | Application of Logic Circuits | 15 | | | | 2.3 | Evaluation of Boolean Functions | 19 | | | | 2.4 | Boolean Algebra | 21 | | | | 2.5 | Simplification of Boolean Functions | 26 | | | | 2.6 | Boolean Algebra as an Algebra of Subsets | 28 | | | | 2.7 | On the History of the Algebra of Logic | 31 | | | | | Problems | 31 | | | | | References | 33 | | | 127 | | | 3 P | | | 3 | 0, | I: Binary Numbers or Logical Values? | 35 | | | | 3.1 | The Binary Number System | 35 | | | | 3.2 | Conversion between Bases | 37 | | | | 3.3<br>3.4 | Binary Coding of Decimal Digits Historical Note Problems References | 40<br>43<br>44<br>44 | | |---|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--| | 4 | Simplification of Boolean Functions | | | | | | 4.1<br>4.2<br>4.3<br>4.4<br>4.5 | Standard Forms of Boolean Functions Karnaugh Map Representation of Boolean Functions Simplification of Functions on the Karnaugh Map Map Minimization of Product-of-Sums Expressions Incompletely Specified Functions Problems References | 45<br>52<br>60<br>66<br>68<br>71<br>73 | | | 5 | Sta | ndard Digital Integrated Circuits | 75 | | | | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7 | Introduction Small-Scale Integrated Circuits Fan-out, Fan-in, and Noise Immunity Switching Delay in Logic Circuits Circuit Implementation with NAND and NOR Gates Multilevel All-NAND Realizations Reducing Package Counts in Multilevel Realizations Problems References | 75<br>79<br>80<br>85<br>87<br>89<br>94<br>98 | | | 6 | Co | mputer Arithmetic and Codes | 101 | | | | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.7 | Introduction Conversion between Number Bases Coding of Information Parity Binary Arithmetic Implementation of Binary and BCD Addition Carry and Overflow Problems References | 103<br>103<br>106<br>111<br>113<br>117<br>121<br>123<br>126 | | | 7 | Combinational MSI Parts, ROMs, and PLAs 123 | | | | | | 7.1<br>7.2<br>7.3<br>7.4 | Perspective Combinational MSI Parts Read-Only Memory Chip-Select, Buses, and Three-State Switches | 127<br>128<br>137<br>144 | | | | 7.5 P | rogrammed Logic Arrays | 147 | |---|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | 7.6 I | Describing Multiplexers with a Graphic Vector Notation | 153 | | | | Special Purpose MSI Parts | 154 | | | | Problems | 158 | | | | References | 161 | | | | | | | | | the formula to the second of t | 163 | | | Sequ | iential Circuits | 103 | | | 8.1 5 | Storage of Information | 163 | | | | Clocking | 166 | | | | Registers | 171 | | | | Memory Element Input Logic | 173 | | | | A First Design Example | 174 | | | | The J-K Flip-Flop | 177 | | | | Design of Counters | 181 | | | | MSI Registers and Counters | 187 | | | | Problems | 195 | | | | References | 197 | | | | | | | | Synt | thesis of State Machines | 199 | | | | | 199 | | | | A Language is Needed Standard Symbols for the ASM Chart | 200 | | | | Vending Machine Control | 204 | | | | From ASM Charts to Transition Tables | 208 | | | a service in the | Circuit Realization | 212 | | | | The State Diagram, an Alternative Notation | 216 | | | | | 221 | | | | Compatible States | 223 | | | | Problems | 227 | | | | References | 22, | | 0 | | | | | 0 | Re | gister Transfer Design | 229 | | | 10.1 | Generalized ASM Output | 229 | | | 10.2 | ASM Chart Representation of a Control Unit | 231 | | | 10.3 | | 233 | | | 10.4 | THE PARTY OF P | 239 | | | 10.5 | 4 - 0 | 242 | | | 10.6 | | 245 | | | 10.7 | | 248 | | | 10.8 | | 254 | | | 10.9 | * | 256 | | | 10.1 | | 257 | | | 1 | Problems | 262 | | | | References | 266 | | | | A Property of the Control Con | | | 11 | Small Computer Organization and | | | | | |----|---------------------------------|-----------------------------------------------------------------------|--|-----|--| | | | gamming | | 267 | | | | 11.1 | Introduction | | 267 | | | | 11.2 | Central Processor and Memory Organization | | 268 | | | | 11.3 | CPU Organization and Instruction Formats | | 270 | | | | 11.4 | Fundamental Internal Sequence of a Single-Address | | 2,0 | | | | | Computer | | 272 | | | | 11.5 | Transfer-of-Control and Register-Only Instructions | | 279 | | | | 11.6 | Addition and Subtraction with Carry | | 286 | | | | 11.7 | Commands That Affect Only the Flags | | 290 | | | | 11.8 | Programming Procedures | | 292 | | | | | Problems | | 296 | | | | | | | | | | 12 | Add | dressing and Assembly Language | | 301 | | | | | | | | | | | 12.1 | Microprocessor Addressing | | 301 | | | | 12.2<br>12.3 | Addressing Modes | | 302 | | | | 12.3 | Assembly Language Programming | | 311 | | | | 12.4 | More Programming Data Conversion, Decimal Arithmetic, and Subroutines | | 316 | | | | 12.5 | Problems | | 320 | | | | | Tioblems | | 330 | | | 13 | Mar | manus and Install (Output | | | | | 13 | Mei | mory and Input/Output | | 333 | | | | 13.1 | Memory Mapping | | 333 | | | | 13.2 | Timing of Memory Operation | | 338 | | | | 13.3 | Parallel Input/Output Interfacing | | 340 | | | | 13.4 | Interactive Input/Output | | 346 | | | | 13.5 | Programming Time Delays | | 355 | | | | 13.6 | Device Drivers | | 359 | | | | 13.7 | Substituting Input Scanning for Combinational Logic | | 366 | | | | 13.8 | Time-Sharing of Interface Ports | | 370 | | | | | Problems | | 375 | | | | | References | | 378 | | | | | | | | | | 14 | Seri | al Input/Output | | 379 | | | | 14.1 | Serial to Parallel Conversion | | 379 | | | | 14.2 | A Serial Communications Interface Adapter TBSIA | | 388 | | | | 14.3 | A Subroutine for Serial I/O through a TBSIA | | 393 | | | | 14.4 | Interconnecting RS-232 Equipments | | 396 | | | | 14.5 | Computer Networks | | 400 | | | | | Problems | | 403 | | | | | References | | 406 | | | Contents | | | | xiii | | |----------|-------------------------------------|---------|-----------------------------------------------------------------------|------------|--| | 15 | Addi | itiona | al Programming Topics | 407 | | | | 15.1 | Pointer | Addressing and Stacks | 407 | | | | | Subrou | | 411 | | | | | Interru | pts | 426 | | | | | | p and Reset | 437 | | | | | | and Other Data Structures | 439 | | | | | Problem | ms | 450 | | | | | Refere | nces | 455 | | | 16 | Microprocessor-Based Systems Design | | | | | | | 16.1 | Introdu | action | 457 | | | | | | ng Machine Operation | 457 | | | | | | Specifications | 459 | | | | | | l Unit Design | 462 | | | | | | ng the Program | 465 | | | | | | ry Map Layout | 471 | | | | 16.7 | Coding | the Program | 475 | | | | | Proble | ms | 479 | | | 17 | The | Clock | k-Mode Assumption Reexamined | 481 | | | | 17.1 | Attent | ion to Output Waveforms | 481 | | | | 17.2 | | ation of Hazards | 484 | | | | 17.3 | | ronizing Inputs to Clock-Mode Circuits | 486 | | | | 17.4 | | Skew on Edge-Triggered Flip-Flops | 491 | | | | 17.5 | | t Clock Really Necessary? | 493 | | | | 17.6 | | esis of Level-Mode Sequential Circuits from a Flow | 498 | | | | 155 | Table | : Contain Variable Transitions | 504 | | | | 17.7 | | in State Variable Transitions | 511 | | | | 17.8 | | al Race-Free State Assignments Constraints on Level-Mode Realizations | 516 | | | | 17.9 | Proble | | 518 | | | | | Refere | | 522 | | | | | | · · | | | | Ap | pend | ix A | Powers of Two | 523 | | | | pend | | Summary of TB6502 Instruction Set | F24 | | | | | | TD/F03 Instruction Sats Opcodes | 524 | | | Ap | pend | IX C | TB6502 Instruction Set: Opcodes, | | | | Ар | pend | ix D | Bytes, Cycles Mapping the TB6502 into the 6502 | 527<br>530 | | | Inc | dex | | | 533 | |